...
首页> 外文期刊>IEEE Transactions on Microwave Theory and Techniques >FPGA Implementation of Adaptive Digital Predistorter With Fast Convergence Rate and Low Complexity for Multi-Channel Transmitters
【24h】

FPGA Implementation of Adaptive Digital Predistorter With Fast Convergence Rate and Low Complexity for Multi-Channel Transmitters

机译:快速收敛速率和低复杂度的自适应数字预失真器的FPGA实现

获取原文
获取原文并翻译 | 示例
           

摘要

This paper reports an adaptive digital predistorter (DPD) with fast convergence rate and low complexity for multi-channel transmitters, which is fully implemented in a field programmable gate array. The design methodology and practical implementation issues are discussed, with concerns about the impact caused by carrier power shutdown and transmission power control. The proposed DPD is composed of multiple adaptive lookup table (LUT) units of uniform structures, allowing configurability for desired memory depth. A simplified multiplier-free normalized least mean square algorithm for fast adapting the LUT is introduced. The proposed DPD is also experimentally exploited to linearize a Doherty amplifier. The adjacent channel leakage ratio reaches $-{hbox {60 dB}}$ for both lower and upper bands in the test applying a long-term evolution signal. It is also demonstrated in this paper that the proposed DPD shows high robustness when a multi-channel global system for mobile communications signal with occasional carrier power shutdown is applied.
机译:本文报告了一种自适应数字预失真器(DPD),它具有用于多通道发射机的快速收敛速率和低复杂度,已在现场可编程门阵列中完全实现。讨论了设计方法和实际实现问题,并关注了由载波功率关闭和传输功率控制引起的影响。提议的DPD由统一结构的多个自适应查找表(LUT)单元组成,从而可针对所需的存储器深度进行配置。介绍了一种用于快速适应LUT的简化的无乘数归一化最小均方算法。提议的DPD还可以通过实验利用来线性化Doherty放大器。在使用长期演进信号的测试中,上下频段的相邻信道泄漏率均达到$-{hbox {60 dB}} $。本文还证明了,当应用带有偶尔载波功率关闭功能的移动通信信号多通道全局系统时,所提出的DPD具有很高的鲁棒性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号