首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Algorithms for technology mapping based on binary decision diagrams and on Boolean operations
【24h】

Algorithms for technology mapping based on binary decision diagrams and on Boolean operations

机译:基于二进制决策图和布尔运算的技术映射算法

获取原文
获取原文并翻译 | 示例

摘要

Algorithms and a computer-aided design tool, called Ceres, for technology mapping of both completely specified and incompletely specified logic networks are introduced. The algorithms are based on Boolean techniques for matching, i.e., for the recognition of the equivalence between a portion of a network and library cells. A novel matching algorithm, using ordered binary decision diagrams, is described. It exploits the notion of symmetry to achieve higher computational efficiency. A matching technique that takes advantage of don't-care conditions by means of a compatibility graph is also described. A strategy for timing-driven technology mapping, based on iterative improvement, is presented. Experimental results indicate that these techniques generate good-quality solutions and require short run times and limited memory space.
机译:介绍了用于完全指定和不完全指定的逻辑网络的技术映射的算法和一种称为Ceres的计算机辅助设计工具。该算法基于用于匹配的布尔技术,即,用于识别网络的一部分与库单元之间的等效性。描述了一种使用有序二进制决策图的新颖匹配算法。它利用对称性的概念来实现更高的计算效率。还描述了一种通过兼容性图利用无关条件的匹配技术。提出了一种基于迭代改进的时序驱动技术映射策略。实验结果表明,这些技术可生成高质量的解决方案,并且需要较短的运行时间和有限的存储空间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号