...
首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >Compiler-in-the-Loop Design Space Exploration Framework for Energy Reduction in Horizontally Partitioned Cache Architectures
【24h】

Compiler-in-the-Loop Design Space Exploration Framework for Energy Reduction in Horizontally Partitioned Cache Architectures

机译:用于在水平分区的缓存体系结构中减少能耗的在环编译器设计空间探索框架

获取原文
获取原文并翻译 | 示例
           

摘要

Horizontally partitioned caches (HPCs) are a power-efficient architectural feature in which the processor maintains two or more data caches at the same level of hierarchy. HPCs help reduce cache pollution and thereby improve performance. Consequently, most previous research has focused on exploiting HPCs to improve performance and achieve energy reduction only as a byproduct of performance improvement. However, with energy consumption becoming the first class design constraint, there is an increasing need for compilation techniques aimed at energy reduction itself. This paper proposes and explores several low-complexity algorithms aimed at reducing the energy consumption. Acknowledging that the compiler has a significant impact on the energy consumption of the HPCs, Compiler-in-the-Loop Design Space Exploration methodologies are also presented to carefully choose the HPC parameters that result in minimum energy consumption for the application.
机译:水平分区高速缓存(HPC)是一种省电的体系结构功能,其中处理器在同一层次结构上维护两个或多个数据高速缓存。 HPC帮助减少缓存污染,从而提高性能。因此,大多数以前的研究都集中在利用HPC来提高性能并实现能耗降低,而这只是性能提高的副产品。但是,随着能源消耗成为一流的设计约束,对旨在降低能源消耗本身的编译技术的需求日益增长。本文提出并探索了几种旨在降低能耗的低复杂度算法。认识到编译器会对HPC的能耗产生重大影响,因此还提出了“在环编译器设计空间探索”方法,以仔细选择可为应用程序带来最低能耗的HPC参数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号