...
首页> 外文期刊>IEEE Transactions on Circuits and Systems. I, Regular Papers >Using Stacked Bitlines and Hybrid ROM Cells to Form ROM and SRAM-ROM With Increased Storage Density
【24h】

Using Stacked Bitlines and Hybrid ROM Cells to Form ROM and SRAM-ROM With Increased Storage Density

机译:使用堆叠的位线和混合ROM单元形成具有更高存储密度的ROM和SRAM-ROM

获取原文
获取原文并翻译 | 示例

摘要

ROM cell architectures are proposed that have roughly 20% greater storage density in the cell array compared to that of a conventional ROM. Increased density is achieved by exploiting the multiple interconnect layers now available in common logic processes and by using multiple ROM cell types in combination. The storage density of arrays of these hybrid ROM cells increases further as more interconnect layers become available. In addition, a new SRAM-ROM architecture is presented that capitalizes on these techniques to add ROM capability to a conventional SRAM cell with no additional transistors in the memory cell and little or, in some cases, no impact on the cell area
机译:提出了ROM单元体系结构,与常规ROM相比,其单元阵列中的存储密度大约高20%。通过利用常见逻辑处理中现在可用的多个互连层以及结合使用多种ROM单元类型,可以提高密度。随着更多的互连层变得可用,这些混合ROM单元的阵列的存储密度进一步增加。此外,提出了一种新的SRAM-ROM体系结构,该体系结构利用这些技术为传统的SRAM单元增加了ROM功能,而在存储单元中没有附加的晶体管,并且在某些情况下对单元面积的影响很小甚至没有影响

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号