首页> 外文期刊>IEEE Transactions on Circuits and Systems. I, Regular Papers >A High-Speed Low-Voltage Phase Detector for Clock Recovery From NRZ Data
【24h】

A High-Speed Low-Voltage Phase Detector for Clock Recovery From NRZ Data

机译:用于从NRZ数据恢复时钟的高速低压相位检测器

获取原文
获取原文并翻译 | 示例
       

摘要

A novel topology of phase detector (PD) for applications in clock recovery systems from nonreturn-to–zero data is presented in this paper. The PD operates directly on the data stream, without requiring preprocessing, and behaves like a sampling-type PD, providing a sinusoidal phase characteristic. The triple-tail cell principle is exploited to obtain a circuit topology suitable to low-voltage high-speed applications, with a very simple structure and thus limited jitter generation. A model is proposed to understand circuit behavior and optimize its design. The PD has been used in a clock-and-data recovery circuit for 10-Gb/s optical communications, and measurements in agreement with SONET specifications are reported.
机译:本文提出了一种新的相位检测器(PD)拓扑,适用于从不归零数据恢复时钟的系统。 PD直接在数据流上运行,无需进行预处理,其行为类似于采样型PD,具有正弦相位特性。利用三尾电池原理,以非常简单的结构并因此限制了抖动的产生来获得适用于低压高速应用的电路拓扑。提出了一个模型来理解电路行为并优化其设计。 PD已用于10 Gb / s光学通信的时钟和数据恢复电路中,并且报告了与SONET规范一致的测量结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号