首页> 外文期刊>IEEE Transactions on Circuits and Systems. II, Analog and Digital Signal Processing >Techniques for In-Band Phase Noise Reduction in △∑ Synthesizers
【24h】

Techniques for In-Band Phase Noise Reduction in △∑ Synthesizers

机译:△∑合成器的带内相位噪声抑制技术

获取原文
获取原文并翻译 | 示例

摘要

This paper reviews several techniques used to reduce the in-band phase noise contribution of △∑ fractional-N frequency synthesizers. The paper develops several practical techniques for specifying the noise and linearity of components used in a △∑ fractional-N synthesizer. As an example, it presents a synthesizer with an in-band phase noise floor of -97 dBc/Hz@ 10 KHz for an RF output frequency of 2.432 GHz and a reference frequency of 16 MHz. The synthesizer has a frequency resolution of 61 Hz and an on-chip crystal oscillator. The synthesizer was implemented in a 0.35-μm SiGe process and consumes 6 mA from a 3 V supply. The in-band phase-noise, spurs, and power consumption of this synthesizer are each low and comparable to the state-of-the-art.
机译:本文概述了几种用于减少△∑小数N频率合成器的带内相位噪声贡献的技术。本文开发了几种实用技术,用于指定△∑分数N合成器中使用的组件的噪声和线性。例如,它提供了一个合成器,带内相位本底噪声为-97 dBc / Hz @ 10 KHz,RF输出频率为2.432 GHz,参考频率为16 MHz。该合成器具有61 Hz的频率分辨率和片上晶体振荡器。该合成器以0.35μm的SiGe工艺实现,从3V电源消耗6mA电流。该合成器的带内相位噪声,杂散和功耗都很低,可与最新技术相媲美。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号