...
首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Overview on electrostatic discharge protection designs for mixed-voltage I/O interfaces: design concept and circuit implementations
【24h】

Overview on electrostatic discharge protection designs for mixed-voltage I/O interfaces: design concept and circuit implementations

机译:混合电压I / O接口的静电放电保护设计概述:设计概念和电路实现

获取原文
获取原文并翻译 | 示例

摘要

Electrostatic discharge (ESD) protection design for mixed-voltage I/O interfaces has been one of the key challenges of system-on-a-chip (SOC) implementation in nano-scale CMOS processes. The on-chip ESD protection circuit for mixed-voltage I/O interfaces should meet the gate-oxide reliability constraints and prevent the undesired leakage current paths. This paper presents an overview on the design concept and circuit implementations of the ESD protection designs for mixed-voltage I/O interfaces without using the additional thick gate-oxide process. The ESD design constraints in mixed-voltage I/O interfaces, the classification and analysis of ESD protection designs for mixed-voltage I/O interfaces, and the designs of high-voltage-tolerant power-rail ESD clamp circuit are presented and discussed.
机译:混合电压I / O接口的静电放电(ESD)保护设计一直是纳米级CMOS工艺中片上系统(SOC)实施的主要挑战之一。用于混合电压I / O接口的片上ESD保护电路应满足栅极氧化物可靠性约束,并防止不希望的泄漏电流路径。本文概述了混合电压I / O接口的ESD保护设计的设计概念和电路实现,而无需使用额外的厚栅氧化工艺。介绍并讨论了混合电压I / O接口中的ESD设计约束,混合电压I / O接口ESD保护设计的分类和分析,以及耐高压电源导轨ESD钳位电路的设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号