首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A Low-Power 2.4-GHz CMOS GFSK Transceiver With a Digital Demodulator Using Time-to-Digital Conversion
【24h】

A Low-Power 2.4-GHz CMOS GFSK Transceiver With a Digital Demodulator Using Time-to-Digital Conversion

机译:低功耗,2.4 GHz CMOS GFSK收发器,具有使用时间数字转换的数字解调器

获取原文
获取原文并翻译 | 示例
       

摘要

A technique of time-to-digital conversion is utilized in a digital demodulator for a low-power 2.4-GHz CMOS GFSK transceiver. The proposed time-to-digital converter (TDC) employs a self-sampling technique and an auto-calibration algorithm to avoid edge synchronization problems and the need of a delay-locked loop (DLL). With the TDC, a limiter and a digital demodulator can be employed simultaneously in the receiver to achieve low power consumption and high performance. Additionally, in the transmitter, the open-loop VCO modulation is adopted to save hardware and power consumption. The transmitter frequency drift in open-loop modulation and frequency offset between the receiver and the transmitter can be easily resolved by the proposed receiver architecture. All required building blocks of the proposed transceiver, except a RF matching network and a crystal, were implemented on a 4-mm2 chip by a 0.18-¿m CMOS process. The receiver achieves -89 -dBm sensitivity at 0.1% BER with 1-Mb/s data rate, and the transmitter delivers up to 0-dBm output power. The receiver and transmitter consume 13.3 mA and 10.7 mA, respectively, from a 1.8-V power supply.
机译:时间数字转换技术被用于低功耗2.4 GHz CMOS GFSK收发器的数字解调器中。所提出的时间数字转换器(TDC)采用自采样技术和自动校准算法,以避免边缘同步问题和延迟锁定环(DLL)的需要。利用TDC,可以在接收器中同时使用限幅器和数字解调器,以实现低功耗和高性能。另外,在发送器中,采用开环VCO调制以节省硬件和功耗。提出的接收机架构可以轻松解决开环调制中的发射机频率漂移以及接收机与发射机之间的频率偏移。拟议收发器的所有必需构造块,除了RF匹配网络和晶体外,都是通过0.18μmCMOS工艺在4-mm2芯片上实现的。接收器在0.1%BER的情况下以1-Mb / s的数据速率实现-89 -dBm的灵敏度,而发送器可提供高达0-dBm的输出功率。接收器和发送器通过1.8V电源分别消耗13.3 mA和10.7 mA。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号