首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >Implementation Trade-Offs of Soft-Input Soft-Output MAP Decoders for Convolutional Codes
【24h】

Implementation Trade-Offs of Soft-Input Soft-Output MAP Decoders for Convolutional Codes

机译:卷积码的软输入软输出MAP解码器的实现折衷

获取原文
获取原文并翻译 | 示例
           

摘要

Soft-input soft-output (SISO) maximum a-posteriori (MAP) decoders for convolutional codes (CCs) are an integral part of many modern wireless communication systems. Specifically, SISO-MAP decoding forms the basis for turbo decoders, as, e.g., specified for HSDPA or 3GPP-LTE, or for iterative detection and decoding in multiple-input multiple-output wireless systems, such as IEEE 802.11n. In this paper, we investigate the silicon-area, throughput, and energy-efficiency trade-offs associated with SISO-MAP decoders based on the algorithm developed by Bahl, Cocke, Jelinek, and Raviv (BCJR). To this end, we develop radix-2 and radix-4 architectures for high-throughput SISO-MAP decoding of CCs having 4, 8, 16, 32, and 64 states and present corresponding implementation results in 180 nm, 130 nm, and 90 nm CMOS technology. We validate technology-scaling rules and finally demonstrate the use of the presented trade-off analysis by identifying the key design parameters for parallel turbo-decoder implementations.
机译:用于卷积码(CC)的软输入软输出(SISO)最大后验(MAP)解码器是许多现代无线通信系统不可或缺的一部分。具体而言,SISO-MAP解码形成了例如针对HSDPA或3GPP-LTE所指定的turbo解码器,或用于诸如IEEE 802.11n的多输入多输出无线系统中的迭代检测和解码的基础。在本文中,我们基于Bahl,Cocke,Jelinek和Raviv(BCJR)开发的算法,研究了与SISO-MAP解码器相关的硅面积,吞吐量和能效折衷。为此,我们开发了radix-2和radix-4架构,用于具有4、8、16、32和64状态的CC的高吞吐量SISO-MAP解码,并在180 nm,130 nm和90 nm处显示了相应的实现结果。 nm CMOS技术。我们验证技术扩展规则,并通过确定并行Turbo解码器实现的关键设计参数来最终证明所提出的折衷分析的使用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号