...
【24h】

Distributed LC Resonant Clock Grid Synthesis

机译:分布式LC谐振时钟网格综合

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Clock distribution networks can consume 35–70% of total chip power in high-performance designs. Resonant clocks can potentially reduce this power by recycling the energy using on-chip inductors. We propose the first automated algorithm called Resonant clOCK Synthesis (ROCKS) that includes distributed LC tank placement, a novel AC-based resonant grid buffer sizing, and resonant grid buffer incremental placement optimization. Experimental results show that using inductors limited to 30% of one metal layer, the resonant clock power can be reduced at least by 40% and the clock buffer area is reduced by at least 53% on average. With larger inductors, it is feasible to achieve up to 90% power savings.
机译:在高性能设计中,时钟分配网络可消耗芯片总功率的35%至70%。谐振时钟可以通过使用片上电感器回收能量来潜在地降低此功耗。我们提出了第一个自动算法,称为共振clOCK合成(ROCKS),该算法包括分布式LC储罐布置,新颖的基于AC的共振网格缓冲区大小和共振网格缓冲区增量布局优化。实验结果表明,使用限制为一层金属的30%的电感器,平均可以将谐振时钟功率降低至少40%,并将时钟缓冲区平均降低至少53%。使用更大的电感器,可以节省多达90%的功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号