...
首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >Design Techniques and Architectures for Low-Leakage SRAMs
【24h】

Design Techniques and Architectures for Low-Leakage SRAMs

机译:低泄漏SRAM的设计技术和架构

获取原文
获取原文并翻译 | 示例
           

摘要

In high performance Systems-on-Chip, leakage power consumption has become comparable to the dynamic component, and its relevance increases as technology scales. These trends are even more evident for memory devices, for two main reasons. First, memories have historically been designed with performance as the primary figure of merit; therefore, they are intrinsically non power-efficient structures. Second, memories are accessed in small chunks, thus leaving the vast majority of the memory cells unaccessed for a large fraction of the time. In this paper, we present an overview of the techniques proposed both in the academic and in the industrial domain for minimizing leakage power, and in particular, the subthreshold component, in SRAMs. The surveyed solutions range from cell-level techniques to architectural solutions suitable to system-level design.
机译:在高性能片上系统中,泄漏功耗已可与动态组件相媲美,并且其相关性随技术规模的增加而增加。对于存储设备,这些趋势甚至更加明显,主要有两个原因。首先,历史上将记忆设计为以性能为主要依据;因此,它们本质上是不节能的结构。第二,以小块的形式访问存储器,从而使大部分存储单元在大部分时间内未被访问。在本文中,我们概述了在学术和工业领域提出的用于最小化SRAM中的泄漏功率(尤其是亚阈值分量)的技术。调查的解决方案范围从单元级技术到适合系统级设计的体系结构解决方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号