首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >A 1-to-2048 Fully-Integrated Cascaded Digital Frequency Synthesizer for Low Frequency Reference Clocks Using Scrambling TDC
【24h】

A 1-to-2048 Fully-Integrated Cascaded Digital Frequency Synthesizer for Low Frequency Reference Clocks Using Scrambling TDC

机译:使用加扰TDC的用于低频参考时钟的1-to-2048全集成级联数字频率合成器

获取原文
获取原文并翻译 | 示例
       

摘要

Generation of low jitter, high frequency clock from a low frequency reference clock using classical analog phase-locked loops (PLLs) requires large loop filter capacitor and power hungry oscillator. Digital PLLs can help reduce area but their jitter performance is severely degraded by quantization error. Specifically, their deterministic jitter (DJ), which is proportional to the loop update rate becomes prohibitively large at low reference clock frequencies. We propose a scrambling TDC (STDC) to improve DJ performance and a cascaded architecture with digital multiplying delay locked loop as the first stage and hybrid analog/digital PLL as the second stage to achieve low random jitter in a power efficient manner. Fabricated in a 90 nm CMOS process, the prototype frequency synthesizer consumes 4.76 mW power from a 1.0 V supply and generates 160 MHz and 2.56 GHz output clocks from a 1.25 MHz crystal reference frequency. The long-term absolute jitter of the 160 MHz digital MDLL and 2.56 GHz digital PLL outputs are 2.4 psrms and 4.18 psrms , while the peak-to-peak jitter are 22.1 ps and 35.2 ps, respectively. The proposed frequency synthesizer occupies an active die area of 0.16mm2 and achieves power efficiency of 1.86 mW/GHz.
机译:使用经典的模拟锁相环(PLL)从低频参考时钟生成低抖动,高频时钟需要大型环路滤波器电容器和耗电的振荡器。数字PLL可以帮助减小面积,但是其抖动性能会因量化误差而严重降低。具体地说,它们的确定性抖动(DJ)与环路更新速率成比例,在低参考时钟频率下变得过大。我们提出了一种加扰TDC(STDC)以改善DJ性能,并提出一种级联架构,以数字乘法延迟锁定环路为第一级,以混合模拟/数字PLL为第二级,以以省电的方式实现低随机抖动。原型频率合成器采用90 nm CMOS工艺制造,从1.0 V电源消耗4.76 mW功率,并从1.25 MHz晶振参考频率产生160 MHz和2.56 GHz输出时钟。 160 MHz数字MDLL和2.56 GHz数字PLL输出的长期绝对抖动为2.4 psrms和4.18 psrms,而峰峰值抖动分别为22.1 ps和35.2 ps。拟议的频率合成器占用了0.16mm2的有源芯片面积,并实现了1.86 mW / GHz的功率效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号