首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >A High-Performance and Energy-Efficient FIR Adaptive Filter Using Approximate Distributed Arithmetic Circuits
【24h】

A High-Performance and Energy-Efficient FIR Adaptive Filter Using Approximate Distributed Arithmetic Circuits

机译:使用近似分布式算术电路的高性能,高能效FIR自适应滤波器

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a fixed-point finite impulse response adaptive filter is proposed using approximate distributed arithmetic (DA) circuits. In this design, the radix-8 Booth algorithm is used to reduce the number of partial products in the DA architecture, although no multiplication is explicitly performed. In addition, the partial products are approximately generated by truncating the input data with an error compensation. To further reduce hardware costs, an approximate Wallace tree is considered for the accumulation of partial products. As a result, the delay, area, and power consumption of the proposed design are significantly reduced. The application of system identification using a 48-tap bandpass filter and a 103-tap high-pass filter shows that the approximate design achieves a similar accuracy as its accurate counterpart. Compared with the state-of-the-art adaptive filter using bit-level pruning in the adder tree (referred to as the delayed least mean square (DLMS) design), it has a lower steady-state mean squared error and a smaller normalized misalignment. Synthesis results show that the proposed design attains on average a 55% reduction in energy per operation (EPO) and a$3.2imes $throughput per area compared with an accurate design. Moreover, the proposed design achieves 45%–61% lower EPO compared with the DLMS design. A saccadic system using the proposed approximate adaptive filter-based cerebellar model achieves a similar retinal slip as using an accurate filter. These results are promising for the large-scale integration of approximate circuits into high-performance and energy-efficient systems for error-resilient applications.
机译:本文提出了一种使用近似分布式算术(DA)电路的定点有限冲激响应自适应滤波器。在此设计中,基数为8的Booth算法用于减少DA体系结构中部分乘积的数量,尽管未明确执行乘法运算。另外,通过用误差补偿截断输入数据来近似生成部分乘积。为了进一步降低硬件成本,考虑使用近似的华莱士树来累积部分产品。结果,所提出的设计的延迟,面积和功耗被显着减小。使用48抽头带通滤波器和103抽头高通滤波器进行系统识别的应用表明,该近似设计可实现与精确设计相当的精度。与在加法器树中使用位级修剪的最新自适应滤波器(称为延迟最小均方(DLMS)设计)相比,它具有更低的稳态均方误差和更小的归一化错位。综合结果表明,提出的设计平均可将每次操作的能量(EPO)降低55%,并且a n $ 3.2 次$ < / inline-formula> n吞吐量(与精确设计相比)。此外,与DLMS设计相比,所提出的设计可降低45%到61%的EPO。使用所提出的基于近似自适应滤波器的小脑模型的眼跳系统可以实现与使用精确滤波器相似的视网膜滑移。这些结果对于将近似电路大规模集成到高性能和高能效的系统中,为防错应用提供了希望。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号