...
首页> 外文期刊>Embedded Systems Letters, IEEE >Framework for a Selection of Custom Instructions for Ht-MPSoC in Area-performance Aware Manner
【24h】

Framework for a Selection of Custom Instructions for Ht-MPSoC in Area-performance Aware Manner

机译:用于以区域性能感知方式选择Ht-MPSoC自定义指令的框架

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Using application-specific instructions for heterogeneous multiprocessor system-on-chip (Ht-MPSoC) allows to find a good performance/energy trade-off. For MPSoC architecture executing different multimedia applications, we expect a large number of potential custom instructions. In order to explore the potential of all these instructions, we propose to identify the similar critical computations to be executed on hardware accelerators (HWA) shared between processors. Depending on the running applications in one side and their needs in performance and area usage on the other side, private and shared hardware accelerators are attached to the different cores. This leads to a large architectural space exploration. In this letter we propose an FPGA-based framework capable of identifying the configuration of HWA targeted to an MPSoC architecture. Our framework incorporates a hardware accelerators sharing methodology to optimize area/performance tradeoff. The comparison of framework-estimated results and real measurements proves the efficiency of our framework.
机译:对异构多处理器片上系统(Ht-MPSoC)使用特定于应用程序的指令可以找到良好的性能/能量折衷。对于执行不同多媒体应用程序的MPSoC架构,我们期望大量潜在的自定义指令。为了探索所有这些指令的潜力,我们建议确定要在处理器之间共享的硬件加速器(HWA)上执行的类似关键计算。根据一侧上正在运行的应用程序以及另一侧上它们对性能和区域使用的需求,将专用和共享的硬件加速器连接到不同的内核。这导致大量的建筑空间探索。在这封信中,我们提出了一个基于FPGA的框架,该框架能够识别针对MPSoC架构的HWA的配置。我们的框架结合了硬件加速器共享方法,以优化区域/性能折衷。框架估计结果与实际度量的比较证明了我们框架的效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号