...
首页> 外文期刊>Elektrotechnik und Informationstechnik >Design and theoretical comparison of input ESD devices in 180 nm CMOS with focus on low capacitance
【24h】

Design and theoretical comparison of input ESD devices in 180 nm CMOS with focus on low capacitance

机译:以低电容为重点的180 nm CMOS输入ESD器件的设计和理论比较

获取原文
获取原文并翻译 | 示例
           

摘要

AbstractWith the last decade’s advances in sensor technologies and packaging techniques, there are several applications where the input capacitance and the leakage current of the integrated circuit (IC) front-end limit the readout accuracy of sensor systems. In particular, optimization of the electrostatic discharge (ESD) protection devices at the IC input could improve performance. Specifically, such optimization should involve reduction of parasitic capacitance and leakage current while maintaining the ESD robustness. Several ESD devices have been analyzed against input capacitance, leakage current and robust ESD performance. The first device of interest is a diode, as the simplest solution and then there are three MOS transistor based devices, gate-grounded NMOS (GGNMOS), gate-coupled NMOS (GCNMOS), and substrate pump NMOS (SPNMOS). The target fabrication process is 180 nm CMOS. Theoretical analysis of capacitance simulated with Cadence®in 180 nm CMOS design kit including layout extracted parasitics in combination with TCAD Sentaurus®simulations of current density and temperature is presented for selected ESD devices.
机译: Abstract 随着传感器技术和封装技术近十年的发展,有多种应用集成电路(IC)前端的输入电容和泄漏电流会限制传感器系统的读出精度。特别是,优化IC输入端的静电放电(ESD)保护设备可以提高性能。具体而言,这种优化应包括在保持ESD鲁棒性的同时减少寄生电容和泄漏电流。已针对输入电容,泄漏电流和强大的ESD性能对几种ESD器件进行了分析。作为最简单的解决方案,第一个关注的器件是二极管,然后是三个基于MOS晶体管的器件,即栅极接地NMOS(GGNMOS),栅极耦合NMOS(GCNMOS)和衬底泵浦NMOS(SPNMOS)。目标制造工艺是180 nm CMOS。针对选定的ESD器件,介绍了在180 nm CMOS设计套件中使用Cadence ®仿真的电容的理论分析,包括布局提取的寄生虫,结合TCAD Sentaurus ®仿真电流密度和温度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号