首页> 外文期刊>Consumer Electronics, IEEE Transactions on >A 1.62/2.7Gbps clock and data recovery with pattern based frequency detector for displayport
【24h】

A 1.62/2.7Gbps clock and data recovery with pattern based frequency detector for displayport

机译:具有基于模式的频率检测器的1.62 / 2.7Gbps时钟和数据恢复,用于Displayport

获取原文
获取原文并翻译 | 示例
           

摘要

A clock and data recovery (CDR) for the physical layer of DisplayPort at sink side is described. A 1/5-rate linear phase detector (PD) compares the phase of the incoming data with that of sampling clock to recover a clean clock and data. A pattern based frequency detector (PBFD) reduces frequency error to be in the pullin- range of the 1/5-rate linear PD. The PBFD reduces the frequency error down to 3.2% before the linear PD starts its operation. The CDR implemented in a 0.13 m CMOS process shows 29-ps rms and 154-ps peak-to-peak jitter in the recovered clock and 10-7 bit error rate (BER) for 231-1 pseudorandom binary-sequence (PRBS) input while consuming 87mW from a 1.2-V supply.1.
机译:描述了宿端DisplayPort物理层的时钟和数据恢复(CDR)。 1/5速率线性相位检测器(PD)将输入数据的相位与采样时钟的相位进行比较,以恢复干净的时钟和数据。基于模式的频率检测器(PBFD)将频率误差减小到1/5速率线性PD的拉入范围内。在线性PD开始运行之前,PBFD将频率误差降低到3.2%。以0.13 m CMOS工艺实现的CDR在恢复的时钟中显示29 ps RMS rms和154 ps峰峰值抖动,以及231-1伪随机二进制序列(PRBS)输入的10-7误码率(BER)同时从1.2V电源消耗87mW的功率1。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号