首页> 外文期刊>Consumer Electronics, IEEE Transactions on >A multi-band OFDM ultra-wideband SoC in 90 nm CMOS technology
【24h】

A multi-band OFDM ultra-wideband SoC in 90 nm CMOS technology

机译:采用90 nm CMOS技术的多频带OFDM超宽带SoC

获取原文
获取原文并翻译 | 示例
       

摘要

We present a multi-band orthogonal frequency division multiplexing (MB-OFDM) ultrawideband (UWB) system on chip (SoC) for high speed wireless communications. The UWB SoC has a power management scheme to minimize the average power consumption and adopts hardware-efficient parallel processing architecture to reduce the logic gate count of the modem. Specifically, symbol synchronization block is implemented with the signed algorithm; automatic gain control (AGC), carrier frequency offset (CFO) estimation, and preamble delimitation check block share the eight complex multipliers during preamble transmission; and AGC, fast Fourier transform (FFT), symbol synchronization, CFO estimation, and preamble delimitation check blocks share the buffer which contains received symbols. This SoC adopts a 32-bit reduced instruction set computer (RISC) processor for high speed data transaction and supports universal serial bus (USB) 2.0 and secure digital input/output (SDIO) for host interface. The designed SoC is implemented with 90 nm CMOS technology with a core voltage of 1.2 V. The implemented chip size is about 5 mm x 5 mm1.
机译:我们提出了一种用于高速无线通信的多频带正交频分复用(MB-OFDM)超宽带(UWB)片上系统(SoC)。 UWB SoC具有电源管理方案以最大程度地减少平均功耗,并采用硬件有效的并行处理体系结构来减少调制解调器的逻辑门数。具体地,符号同步块是通过有符号算法实现的。自动增益控制(AGC),载波频率偏移(CFO)估计和前导定界检查块在前导传输期间共享八个复数乘法器; AGC,快速傅立叶变换(FFT),符号同步,CFO估计和前导定界检查块共享包含接收符号的缓冲区。该SoC采用32位精简指令集计算机(RISC)处理器进行高速数据传输,并支持通用串行总线(USB)2.0和用于主机接口的安全数字输入/输出(SDIO)。设计的SoC采用90 nm CMOS技术实现,核心电压为1.2V。实现的芯片尺寸约为5 mm x 5 mm1。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号