首页> 外文期刊>Computing and informatics >BUILT-IN SELF-TEST QUALITY ASSESSMENT USING HARDWARE FAULT EMULATION IN FPGAS
【24h】

BUILT-IN SELF-TEST QUALITY ASSESSMENT USING HARDWARE FAULT EMULATION IN FPGAS

机译:在FPGA中使用硬件故障仿真进行内置的自测质量评估

获取原文
获取原文并翻译 | 示例
           

摘要

This paper addresses the problem of test quality assessment, namely of BIST solutions, implemented in FPGA and/or in ASIC, through Hardware Fault Emulation (HFE). A novel HFE methodology and tool is proposed, that, using partial reconfiguration, efficiently measures the quality of the BIST solution. The proposed HFE methodology uses Look-Up Tables (LUTs) fault models and is performed using local partial reconfiguration for fault injection on Xilinx™ Virtex and/or Spartan FPGA components, with small binary files. For ASIC cores, HFE is used to validate test vector selection to achieve high fault coverage on the physical structure. The methodology is fully automated. Results on ISCAS benchmarks and on an ARM core show that HFE can be orders of magnitude faster than software fault simulation or fully reconfigurable hardware fault emulation.
机译:本文解决了测试质量评估的问题,即通过硬件故障仿真(HFE)在FPGA和/或ASIC中实现的BIST解决方案。提出了一种新颖的HFE方法和工具,该方法和工具使用部分重新配置,可以有效地测量BIST解决方案的质量。拟议的HFE方法使用查找表(LUT)故障模型,并使用本地部分重配置执行,以在Xilinx™Virtex和/或Spartan FPGA组件上以小的二进制文件进行故障注入。对于ASIC内核,HFE用于验证测试向量的选择,以在物理结构上实现较高的故障覆盖率。该方法是完全自动化的。在ISCAS基准测试和ARM内核上的结果表明,HFE可以比软件故障仿真或完全可重新配置的硬件故障仿真快几个数量级。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号