首页> 外文期刊>Computers & Digital Techniques, IET >Simplified bit parallel systolic multipliers for special class of galois field (2m) with testability
【24h】

Simplified bit parallel systolic multipliers for special class of galois field (2m) with testability

机译:特殊类型的伽罗瓦场(2m)的可测试的简化的比特并行脉动收缩倍数

获取原文
获取原文并翻译 | 示例
       

摘要

This study presents a simplified structure of bit parallel systolic multiplier over Galois fields (GFs) over the set GF(2m) suitable for cryptographic hardware implementation. A redundant standard basis representation with the irreducible all one polynomial is considered. The systolic multiplier consists of (m+1)2 identical cells, each consisting of one two-input AND gate, one two-input XOR gate and two one-bit latches. This architecture is well suited to very large-scale integration implementation because of its regularity modular structure and unidirectional data flow. The proposed multipliers have clock cycle latency of (m +1). This architecture has a total reduction of m2 D-flip-flops compared to earlier bit parallel systolic multiplication architecture. As the finite-field multiplier is one of the complex blocks in cryptographic hardware and need secure testability to avoid unwanted access into the on-chip security blocks, the authors also introduce an on-chip testing scheme. The authors propose a test generation technique for detecting stuck-at fault (SAF), transition delay fault (TDF), stuck-open fault (SOF) and path delay faults (PDFs) at the gate and cell level in the systolic architecture. The authors also show that realistic sequential cell fault can be detected only by 12 single input change test vectors in the complete systolic multiplier over GF(2m). The proposed technique derives test vectors from the cell expressions of systolic multipliers without any requirement of an automatic test pattern generation tool. The complete systolic architecture is C-testable for SAF, TDF, SOF and PDF with only 12 constant tests. The test vectors are independent of the multiplier size. The test set provides 100% single SAF, TDF, SOF and PDF coverage.
机译:这项研究提出了在适用于加密硬件实现的GF(2m)集上的Galois字段(GFs)上的位并行脉动收缩倍增器的简化结构。考虑具有不可约的所有一个多项式的冗余标准基表示。脉动乘法器由(m + 1)2个相同的单元组成,每个单元由一个二输入与门,一个二输入XOR门和两个一比特锁存器组成。由于其规则的模块化结构和单向数据流,此体系结构非常适合于大规模集成实施。建议的乘法器的时钟周期等待时间为(m +1)。与早期的位并行脉动乘法结构相比,该体系结构总共减少了m2个D触发器。由于有限域乘法器是加密硬件中的复杂模块之一,并且需要安全的可测试性,以避免对片上安全模块的不必要访问,因此作者还介绍了一种片上测试方案。作者提出了一种测试生成技术,用于在收缩体系结构的门级和单元级检测卡滞故障(SAF),过渡延迟故障(TDF),卡断故障(SOF)和路径延迟故障(PDF)。这组作者还表明,只有在GF(2m)上的完整收缩乘数中,只有12个单输入变化测试向量才能检测到实际的顺序电池故障。所提出的技术从收缩期乘法器的细胞表达中得出测试向量,而无需任何自动测试模式生成工具。完整的心脏收缩架构可通过SAF,TDF,SOF和PDF进行C测试,仅需进行12个常数测试。测试向量与乘数大小无关。该测试仪提供100%的单个SAF,TDF,SOF和PDF覆盖率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号