...
首页> 外文期刊>Circuits, systems, and signal processing >Pipeline Reconfigurable DSP for Dynamically Reconfigurable Architectures
【24h】

Pipeline Reconfigurable DSP for Dynamically Reconfigurable Architectures

机译:用于动态可重配置架构的管道可重配置DSP

获取原文
获取原文并翻译 | 示例

摘要

Dynamically reconfigurable architectures, such as NATURE, achieve high logic density and low reconfiguration latency compared to traditional field-programmable gate arrays. Unlike fine-grained NATURE, reconfigurable DSP block incorporated NATURE architecture achieves significant improvement in performance for mapping compute-intensive arithmetic operations. However, the DSP block fails to fully exploit the potential provided by the run-time reconfiguration. This paper presents a pipeline reconfigurable DSP architecture to target the NATURE platform that supports temporal logic folding. The proposed approach allows the DSP pipeline stages to be reconfigured independently such that different functions can be performed distinctively and individually at every clock interval during runtime. In addition, a multistage clock gating technique is also used in the design to minimize the power consumption. We also extend NanoMap tool for mapping circuits on NATURE platform to exploit the pipeline-level reconfigurability of our proposed DSP block to enable efficient resource sharing and area/power reduction. Simulation results on 13 benchmarks show that the proposed approach enables area-delay improvement of up to 3.6 compared to the fine-grained NATURE architecture. The proposed architecture also delivers 31.42% reduction in area and a maximum of 4.18 improvement in power-delay compared to existing NATURE architecture. We also observe an average improvement of 29 and 54.13% in performance and area when compared to commercial Xilinx Spartan-3A DSP platform, thereby allowing the designers to tune the circuit implementations for the area, power, or performance benefits.
机译:与传统的现场可编程门阵列相比,诸如NATURE之类的动态可重配置架构实现了高逻辑密度和低重配置延迟。与细粒度的NATURE不同,结合了NATURE体系结构的可重配置DSP模块在映射计算密集型算术运算方面实现了性能上的显着改善。但是,DSP模块无法充分利用运行时重新配置提供的潜力。本文提出了一种针对可支持时间逻辑折叠的NATURE平台的流水线可重构DSP体系结构。所提出的方法允许独立地重新配置DSP流水线级,以便可以在运行期间的每个时钟间隔分别和单独地执行不同的功能。此外,在设计中还使用了多级时钟门控技术以最小化功耗。我们还扩展了用于在NATURE平台上映射电路的NanoMap工具,以利用我们提出的DSP模块的流水线级可重新配置性,以实现有效的资源共享和面积/功耗的减少。在13个基准上的仿真结果表明,与细粒度的NATURE体系结构相比,所提出的方法最多可将面积延迟提高3.6。与现有的NATURE架构相比,该架构还减少了31.42%的面积,最大功耗降低了4.18。与商用Xilinx Spartan-3A DSP平台相比,我们还观察到性能和面积平均提高29%和54.13%,从而使设计人员能够针对面积,功耗或性能优势来调整电路实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号