首页> 外文期刊>IEEE Transactions on Circuits and Systems. II, Express Briefs >Design and analysis of low-power 10-transistor full adders usingnovel XOR-XNOR gates
【24h】

Design and analysis of low-power 10-transistor full adders usingnovel XOR-XNOR gates

机译:使用新型XOR-XNOR门的低功耗10晶体管全加器的设计和分析

获取原文
获取原文并翻译 | 示例
           

摘要

Full adders are important components in applications such as digital signal processors (DSP) architectures and microprocessors. In this paper, we propose a technique to build a total of 41 new 10-transistor full adders using novel XOR and XNOR gates in combination with existing ones. We have done over 10,000 HSPICE simulation runs of all the different adders in different input patterns, frequencies, and load capacitances. Almost all those new adders consume less power in high frequencies, while three new adders consistently consume on average 10% less power and have higher speed compared with the previous 10-transistor full adder and the conventional 28-transistor CMOS adder. One draw back of the new adders is the threshold-voltage loss of the pass transistors
机译:全加法器是数字信号处理器(DSP)架构和微处理器等应用中的重要组件。在本文中,我们提出了一种使用新颖的XOR和XNOR门结合现有的门来构建总共41个新的10晶体管全加器的技术。我们已经在所有不同的加法器上以不同的输入模式,频率和负载电容完成了10,000多次HSPICE仿真运行。与以前的10晶体管全加法器和传统的28晶体管CMOS加法器相比,几乎所有这些新的加法器在高频下的功耗都较小,而三个新的加法器始终平均降低10%的功率并具有更高的速度。新加法器的缺点之一是传输晶体管的阈值电压损耗

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号