...
首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >Optimizing Address Assignment and Scheduling for DSPs With Multiple Functional Units
【24h】

Optimizing Address Assignment and Scheduling for DSPs With Multiple Functional Units

机译:具有多个功能单元的DSP的地址分配和调度优化

获取原文
获取原文并翻译 | 示例

摘要

Digital signal processors provide dedicated address generation units (AGUs) that are capable of performing address arithmetic in parallel to the main data path. Address assignment, optimization of memory layout of program variables to reduce address arithmetic instructions by taking advantage of the capabilities of AGUs, has been studied extensively for single-functional-unit (FU) processors. In this brief, we exploit address assignment and scheduling for multiple-FU processors. We propose an efficient address assignment and scheduling algorithm for multiple-FU processors. Experimental results show that our algorithm can greatly reduce schedule length and address operations on multiple-FU processors compared with the previous work.
机译:数字信号处理器提供专用的地址生成单元(AGU),它们能够与主数据路径并行执行地址算术运算。对于单功能单元(FU)处理器,地址分配,通过利用AGU的功能来优化程序变量的内存布局以减少地址算术指令的优化,已经得到了广泛的研究。在本简介中,我们将为多个FU处理器开发地址分配和调度。我们为多个FU处理器提出了一种有效的地址分配和调度算法。实验结果表明,与以前的工作相比,我们的算法可以大大减少调度时间和在多个FU处理器上的地址操作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号