首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >Power-Aware Design of Nanometer MCML Tapered Buffers
【24h】

Power-Aware Design of Nanometer MCML Tapered Buffers

机译:纳米MCML锥形缓冲器的功耗感知设计

获取原文
获取原文并翻译 | 示例

摘要

A strategy to design MOS current-mode logic (MCML) tapered buffers is discussed. Closed-form expressions of the speed and the power consumption of MCML tapered buffers are first derived. Then, analytical criteria are presented to explore the power–delay design space and properly size the number of stages and the current tapering factor under a speed/power constraint. These criteria incorporate deep-submicron effects and are simple enough to be used in pencil-and-paper calculations. Being general and independent of the process adopted, the proposed design strategy allows for gaining an insight into the interdependence of design parameters, technology parameters and performance. Moreover, the proposed models of the delay/power consumption under assigned constraints allow the designer to predict the achievable performance before actually carrying out the design. Results are validated by means of Spectre simulations on a 90-nm CMOS technology.
机译:讨论了一种设计MOS电流模式逻辑(MCML)锥形缓冲器的策略。首先推导MCML锥形缓冲器的速度和功耗的闭式表达式。然后,提出分析标准以探索功率延迟设计空间,并在速度/功率约束下适当地确定级数和当前的锥度因子。这些标准包含深亚微米效应,并且足够简单,可以用于铅笔和纸计算。由于一般性且与所采用的过程无关,因此所提出的设计策略可让您深入了解设计参数,技术参数和性能之间的相互依赖性。此外,在分配的约束条件下提出的延迟/功耗模型可以使设计人员在实际执行设计之前预测可实现的性能。通过在90纳米CMOS技术上进行的Spectre仿真验证了结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号