首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A Low-Power 4-PAM Transceiver Using a Dual-Sampling Technique for Heterogeneous Latency-Sensitive Network-on-Chip
【24h】

A Low-Power 4-PAM Transceiver Using a Dual-Sampling Technique for Heterogeneous Latency-Sensitive Network-on-Chip

机译:使用双采样技术的低功耗4-PAM收发器,用于异构延迟敏感的片上网络

获取原文
获取原文并翻译 | 示例

摘要

This brief presents a four-level pulse-amplitude modulation (4-PAM) transceiver for latency-sensitive network-on-chip (NoC) applications. The proposed source-synchronous PAM transceiver uses a novel encoder/decoder and dual-sampling technique that transmits and receives two data streams through a shared single-ended channel simultaneously. A conventional PAM transceiver for heterogeneous NoCs is sensitive to a possible latency skew between on-chip intellectual properties during encoding/decoding multiple PAM signals. To mitigate this problem, a dual-sampling technique that makes the link insensitive to PAM latency skews is used to transfer data signals reliably. The proposed 4-PAM transceiver is designed and fabricated using the 130-nm CMOS technology at a 1.2-V supply. The proposed transceiver operates at 6 Gb/s/pin with a power efficiency of 0.7 pJ/b/pin and with a 0.13-mm die area. The proposed transceiver achieves a bit error rate of < 10, with 2-1 and 2-1 pseudorandom binary sequences at 6 Gb/s/pin.
机译:本简介介绍了一种用于时延敏感的片上网络(NoC)应用的四级脉冲幅度调制(4-PAM)收发器。提出的源同步PAM收发器使用一种新颖的编码器/解码器和双采样技术,该技术通过共享的单端通道同时发送和接收两个数据流。用于异构NoC的常规PAM收发器对多个PAM信号进行编码/解码期间,片上知识产权之间可能存在的等待时间偏斜敏感。为了缓解此问题,使链路对PAM等待时间偏斜不敏感的双重采样技术可用于可靠地传输数据信号。拟议的4-PAM收发器是使用130-nm CMOS技术在1.2V电源下设计和制造的。拟议的收发器以6 Gb / s / pin的功率工作,功率效率为0.7 pJ / b / pin,管芯面积为0.13 mm。拟议的收发器使用6 Gb / s / pin的2-1和2-1伪随机二进制序列实现了<10的误码率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号