首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >W-Band CMOS 4-Bit Phase Shifter for High Power and Phase Compression Points
【24h】

W-Band CMOS 4-Bit Phase Shifter for High Power and Phase Compression Points

机译:适用于高功率和相位压缩点的W波段CMOS 4位移相器

获取原文
获取原文并翻译 | 示例
           

摘要

A CMOS 4-bit phase shifter is designed for W-band applications using a 65-nm CMOS process. Switched-delay-type 90 , 45 , and 22.5 1-bit phase shifters are designed to have high power-handling capability using a signal line bias voltage. The power and phase compression of 90 , 45 , and 22.5 phase shifters are analyzed, and the phase shifters are optimally cascaded for high power and phase compression points. The measured insertion loss of the 4-bit phase shifter is , and the root mean square (RMS) gain error of the 16 different phase states is 1.1 dB at 77 GHz. An input and output return loss is less than 8 dB at 70–85 GHz. The phase shifter has the RMS phase error of 7.2 at 77 GHz and is less than at 75–85 GHz. The measured minimum 1-dB power compression point of 16 different phase states is 15.0 dBm. The high input power also compresses the phase adjustment range and increases the phase error, which is limited to 11.25 up to the input power of 21 dBm. The phase shifter consumes no dc current and occupies a small chip area of 0.122 , excluding pads.
机译:CMOS 4位移相器专为使用65 nm CMOS工艺的W波段应用而设计。开关延迟型90、45和22.5 1位移相器设计为使用信号线偏置电压具有高功率处理能力。分析了90、45和22.5相移器的功率和相位压缩,并且针对高功率和相压缩点,对移相器进行了最佳级联。在77 GHz时,测得的4位移相器的插入损耗为,并且16个不同相态的均方根(RMS)增益误差为1.1 dB。在70–85 GHz时,输入和输出回波损耗小于8 dB。移相器在77 GHz时的RMS相位误差为7.2,小于75-85 GHz。在16种不同的相位状态下测得的最小1-dB功率压缩点为15.0 dBm。高输入功率还会压缩相位调整范围并增加相位误差,直到21 dBm的输入功率,相位误差限制为11.25。移相器不消耗任何直流电流,并且不包括焊盘,占用的芯片面积很小,为0.122。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号