首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A 2.2-ps Two-Dimensional Gated-Vernier Time-to-Digital Converter With Digital Calibration
【24h】

A 2.2-ps Two-Dimensional Gated-Vernier Time-to-Digital Converter With Digital Calibration

机译:具有数字校准功能的2.2ps二维门控游标时间数字转换器

获取原文
获取原文并翻译 | 示例
       

摘要

This brief presents a two-dimensional (2-D) Vernier time-to-digital converter (TDC) which uses two 3-stage gated ring oscillators (GROs) in the X/Y Vernier branches. The already small Vernier quantization noise (~10.6 ps) is improved by the first-order noise shaping of the GRO. Moreover, since all the delay differences between the X and Y phases can be used (rather than only the diagonal line of the one-dimensional architecture), the intrinsic large latency time of the Vernier architecture is dramatically reduced. The TDC is implemented in a 65-nm CMOS process and consumes 2.3 mA from 1.0 V. The measured total noise integrated over a bandwidth of 1.25 MHz yields an equivalent TDC resolution of 2.2 ps, whereas the average latency time (within 2 ns) is less than 1/6 of that in a standard Vernier TDC.
机译:本简介介绍了一个二维(2-D)游标时间数字转换器(TDC),该转换器在X / Y游标分支中使用了两个3级门控环形振荡器(GRO)。通过GRO的一阶噪声整形可以改善已经很小的游标量化噪声(〜10.6 ps)。此外,由于可以使用X和Y相位之间的所有延迟差异(而不是仅使用一维架构的对角线),因此显着减少了Vernier架构固有的较长等待时间。 TDC采用65 nm CMOS工艺实现,从1.0 V消耗2.3 mA电流。在1.25 MHz带宽上积分的测量总噪声产生的等效TDC分辨率为2.2 ps,而平均延迟时间(2 ns之内)为不到标准Vernier TDC的1/6。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号