...
首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Time-Skew Estimation for Random Sampling Sequence Time-Interleaved ADCs
【24h】

Time-Skew Estimation for Random Sampling Sequence Time-Interleaved ADCs

机译:随机采样序列时间交织ADC的时间偏斜估计

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This brief proposes a closed-loop architecture which performs background calibration of time-skew mismatch in time-interleaved ADCs (TIADCs). The proposed scheme is tailored to work with the use of a random sampling sequence (RSS) which can provide an improvement in the SFDR without incurring a penalty in the SNDR. The calibration algorithm places some constraints on the random sampling sequence, which are satisfied via a proposed sequence generation algorithm based on a linear-feedback shift register (LFSR). We also show how the timing reference can be selected so as to reduce the requirements of the time-skew correction circuit, and we demonstrate the resulting production yield improvements. The proposed algorithm was synthesized for a TIADC composed of 9 sub-ADCs having an aggregated sampling rate of 2.4GS/sec in a 28nm process; the design occupies 0.014mm(2) and consumes 2.93mW. We demonstrate that the proposed algorithm successfully compensates the time-skew mismatch, allowing to achieve SFDR above 100dB.
机译:本简要提出了一种闭环架构,其在时间交错ADC(TIADCS)中执行时间偏斜不匹配的后台校准。拟议的计划是根据使用随机采样序列(RSS)而定制的,可以在不产生SNDR中产生惩罚的SFDR的改进。校准算法在随机采样序列上占据了一些约束,该约束通过基于线性反馈移位寄存器(LFSR)的所提出的序列生成算法来满足。我们还展示了如何选择定时参考,以降低时间偏斜校正电路的要求,并且我们展示了所产生的产生产量改进。合成所提出的算法,用于TIADC,其由9个亚ADC组成,在28nm过程中具有2.4g / sec的聚合采样率;该设计占0.014mm(2),消耗2.93mW。我们证明,所提出的算法成功补偿了时间偏斜不匹配,允许实现高于100dB的SFDR。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号