...
首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >A 0.42–3.45 Gb/s Referenceless Clock and Data Recovery Circuit With Counter-Based Unrestricted Frequency Acquisition
【24h】

A 0.42–3.45 Gb/s Referenceless Clock and Data Recovery Circuit With Counter-Based Unrestricted Frequency Acquisition

机译:0.42-3.45 GB / S引用时钟和数据恢复电路,具有基于反频率的频率采集

获取原文
获取原文并翻译 | 示例

摘要

A 0.42 to 3.45 Gb/s counter-based referenceless clock and data recovery (CDR) circuit that has an unrestricted and continuous-rate frequency acquisition capability is presented. The proposed frequency detector first selects a frequency driving direction of the recovered clock using counters and the frequency locking is achieved with the frequency driving direction plus phase information. After that, phase locking is done with the phase-locked loop. The CDR circuit occupied an area of 0.442 mm(2) using 180-nm CMOS process. Locking time less than 17.9 mu s has been achieved from initially the highest data rate of 3.45 Gb/s to the lowest 0.42 Gb/s rate, and vice versa. The CDR circuit has shown 4.33-ps rms jitter in recovered data for a 3.45 Gb/s PRBS31 pattern. The power consumption is 20.3 mW including I/O buffer at 3.45 Gb/s with a 1.8-V supply.
机译:呈现了0.42至3.45 GB / s的基于计数器的转杆时钟和数据恢复(CDR)电路,具有不受限制和连续速率的频率采集能力。所提出的频率检测器首先使用计数器选择恢复的时钟的频率驱动方向,并且通过频率驱动方向加相信息来实现频率锁定。之后,使用锁相环完成锁相。 CDR电路使用180nm CMOS工艺占用0.442mm(2)的面积。从最初的最高数据速率为3.45 Gb / s至最低0.42 Gb / s速率的最高数据速率已经实现了小于17.9μs的锁定时间,反之亦然。 CDR电路在3.45 GB / S PRBS31图案中显示了4.33-ps rms抖动中的4.33-ps rms抖动。功耗为20.3 MW,包括I / O缓冲器,3.45 GB / s,电源为1.8V。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号