...
首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >A 6 $mu$ W 95 dB SNDR Inverter Based $SigmaDelta$ Modulator With Subtractive Dithering and SAR Quantizer
【24h】

A 6 $mu$ W 95 dB SNDR Inverter Based $SigmaDelta$ Modulator With Subtractive Dithering and SAR Quantizer

机译:一个6 <内联 - 公式> $ mu $ w 95 db sndr逆变器的 $ sigma delta $ 调制器,具有减数抖动和SAR量化器

获取原文
获取原文并翻译 | 示例
           

摘要

This brief presents a low-power Sigma Delta modulator using the subtractive dither technique. The proposed technique eliminates tones at the Sigma Delta modulator's output by injecting a dither into the quantizer. The injected dither is cancelled at the first integrator's output, which results in minimal impact on the operational transconductance amplifiers' (OTAs) output swings and enables the use of energy-efficient inverter-based OTAs. Dither is also subtracted from the digital output and has no impact on the signal-to-quantization-noise ratio. The modulator features a successive approximation register quantizer and a modified DAC which eliminates signal-dependent kick-back to the input and reference buffers. Implemented in 180-nm CMOS, the proposed modulator achieves 95.1 dB signal-to-noise-and-distortion ratio from dc to 1 kHz, and consumes only 6 mu W from a 1.2-V supply according to transient noise simulation, leading to a state-of-the-art Schreier figure-of-merit of 177.3 dB. Simulation verifies the effectiveness of subtractive dither.
机译:此简介呈现了使用减数抖动技术的低功耗Sigma Delta调制器。所提出的技术通过将抖动注入量化器来消除Sigma Delta调制器的输出中的音调。注入的抖动在第一积分器的输出处取消,这导致对操作跨导放大器'(OTAS)输出摇摆的最小影响,并实现了使用节能的基于逆变器的OTA。抖动也从数字输出中减去,对信号 - 量化噪声比没有影响。调制器具有连续的近似寄存器量化器和修改的DAC,其消除了信号依赖性脊回到输入和参考缓冲器。在180-NM CMOS中实现,所提出的调制器从DC到1 kHz实现95.1dB信号 - 噪声和失真率,并且根据瞬态噪声仿真,仅在1.2-V电源中消耗6μW。导通最先进的施莱尔图型177.3 dB。仿真验证了减数抖动的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号