首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A 10-Bit 5 MS/s VCO-SAR ADC in 0.18-$mu$m CMOS
【24h】

A 10-Bit 5 MS/s VCO-SAR ADC in 0.18-$mu$m CMOS

机译:10位5 MS / s VCO-SAR ADC,格式为0.18- $ mu $ m CMOS

获取原文
获取原文并翻译 | 示例

摘要

This brief presents a 10-bit 5 MS/s hybrid analog-to-digital converter (ADC) combining successive approximation register (SAR) with voltage-controlled oscillator (VCO) in 0.18-$mu ext{m}$CMOS. Non-ideal factors from practical circuit implementations are theoretically considered and modeled in Simulink. To improve the linearity and the reliability of the bootstrapped switch circuit, the body-effect compensation is adopted. The asynchronous clock generation circuit with a variable-time control cell is presented, which optimizes the DAC settling time of the MSB DAC and LSB DAC in an SAR conversion. Verilog codes and a standard digital library make it possible to synthesize the most parts of the VCO-based Nyquist ADC, greatly reducing the design costs. At Nyquist input frequency and a 5 MS/s sampling rate, a signal-to-noise and distortion ratio of 56.7 dB and a spurious-free dynamic range of 72.2 dB are achieved, respectively. The core occupies$450,, {mu }{ ext{m}} {imes } {280},, {mu }ext{m}$.
机译:本简介介绍了一个10位5 MS / s混合模数转换器(ADC),它将逐次逼近寄存器(SAR)与压控振荡器(VCO)结合为0.18- n $ mu text {m} $ nCMOS。在Simulink中从理论上考虑了来自实际电路实现的非理想因素,并对其进行了建模。为了提高自举开关电路的线性度和可靠性,采用了体效应补偿。提出了具有可变时间控制单元的异步时钟生成电路,该电路在SAR转换中优化了MSB DAC和LSB DAC的DAC建立时间。 Verilog代码和标准的数字库使综合基于VCO的Nyquist ADC的大部分成为可能,从而大大降低了设计成本。在Nyquist输入频率和5 MS / s采样率下,信噪比和失真比分别为56.7 dB和72.2 dB的无杂散动态范围。核心占用 n $ 450 ,,{ mu} { t​​ext {m}} { t​​imes} {280} ,, { mu} text {m} $ n。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号