...
首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Efficient Successive-Cancellation Polar Decoder Based on Redundant LLR Representation
【24h】

Efficient Successive-Cancellation Polar Decoder Based on Redundant LLR Representation

机译:基于冗余LLR表示的高效连续取消极地解码器

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This brief presents an efficient architecture of the polar decoder that employs the successive-cancellation (SC) decoding algorithm. In the SC decoding algorithm, each bit is decoded successively by recursively calculating the log likelihood ratio (LLR) based on two kernels. This brief proposes a novel LLR representation scheme so that the kernel processing can be realized in low-complexity and high-speed circuitry. A 1024-bit polar decoder was designed and implemented based on the proposed scheme using a${0.18~mu }ext{m}$CMOS process. Its throughput is${252R}$Mb/s for the rate-${R}$code, and the gate count is 256K. By the proposed LLR representation scheme, the decoding speed is increased by 18% while the gate count is not increased when compared to the same decoder designed with the signed-magnitude scheme. In terms of the throughput efficiency, the proposed decoder is 1.34 times superior to the previous state-of-the-art decoder.
机译:本简介介绍了采用连续取消(SC)解码算法的极性解码器的有效架构。在SC解码算法中,通过基于两个内核递归计算对数似然比(LLR),对每个位进行连续解码。该摘要提出了一种新颖的LLR表示方案,以便可以在低复杂度和高速电路中实现内核处理。基于提出的方案,使用a n $ {0.18〜 mu} text {m} $ nCMOS工艺。它的吞吐量为 n $ {252R} $ nMb / s表示速率- n $ {R} $ ncode,门数为256K。通过提出的LLR表示方案,与使用带符号幅度方案设计的同一解码器相比,解码速度提高了18%,而门数却没有增加。就吞吐量效率而言,拟议的解码器比以前的最新解码器高出1.34倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号