首页> 美国卫生研究院文献>other >Balancing the Lifetime and Storage Overhead on Error Correction for Phase Change Memory
【2h】

Balancing the Lifetime and Storage Overhead on Error Correction for Phase Change Memory

机译:在相变存储器的纠错上平衡生命周期和存储开销

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

As DRAM is facing the scaling difficulty in terms of energy cost and reliability, some nonvolatile storage materials were proposed to be the substitute or supplement of main memory. Phase Change Memory (PCM) is one of the most promising nonvolatile memory that could be put into use in the near future. However, before becoming a qualified main memory technology, PCM should be designed reliably so that it can ensure the computer system’s stable running even when errors occur. The typical wear-out errors in PCM have been well studied, but the transient errors, that caused by high-energy particles striking on the complementary metal-oxide semiconductor (CMOS) circuit of PCM chips or by resistance drifting in multi-level cell PCM, have attracted little focus. In this paper, we propose an innovative mechanism, Local-ECC-Global-ECPs (LEGE), which addresses both soft errors and hard errors (wear-out errors) in PCM memory systems. Our idea is to deploy a local error correction code (ECC) section to every data line, which can detect and correct one-bit errors immediately, and a global error correction pointers (ECPs) buffer for the whole memory chip, which can be reloaded to correct more hard error bits. The local ECC is used to detect and correct the unknown one-bit errors, and the global ECPs buffer is used to store the corrected value of hard errors. In comparison to ECP-6, our method provides almost identical lifetimes, but reduces approximately 50% storage overhead. Moreover, our structure reduces approximately 3.55% access latency overhead by increasing 1.61% storage overhead compared to PAYG, a hard error only solution.
机译:由于DRAM在能源成本和可靠性方面面临扩展困难,因此提出了一些非易失性存储材料来替代或补充主存储器。相变存储器(PCM)是最有前途的非易失性存储器之一,可以在不久的将来投入使用。但是,在成为合格的主存储器技术之前,应可靠地设计PCM,这样即使在发生错误时,PCM也可以确保计算机系统的稳定运行。 PCM中的典型磨损误差已得到很好的研究,但是瞬态误差是由高能粒子撞击PCM芯片的互补金属氧化物半导体(CMOS)电路或由于多级单元PCM中的电阻漂移引起的,很少引起关注。在本文中,我们提出了一种创新机制Local-ECC-Global-ECPs(LEGE),该机制可以解决PCM存储系统中的软错误和硬错误(磨损错误)。我们的想法是在每条数据线上部署一个本地纠错码(ECC)部分,它可以立即检测并纠正一位错误,并且为整个存储芯片提供一个全局纠错指针(ECP)缓冲区,可以重新加载该缓冲区。纠正更多的硬错误位。本地ECC用于检测和纠正未知的一位错误,而全局ECP缓冲区用于存储硬错误的校正值。与ECP-6相比,我们的方法提供了几乎相同的寿命,但减少了大约50%的存储开销。而且,与仅采用硬错误解决方案的PAYG相比,我们的结构通过增加1.61%的存储开销而减少了约3.55%的访问延迟开销。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号