首页> 外文学位 >Energy-Efficient Digital Circuit Design using Threshold Logic Gates.
【24h】

Energy-Efficient Digital Circuit Design using Threshold Logic Gates.

机译:使用阈值逻辑门的节能数字电路设计。

获取原文
获取原文并翻译 | 示例

摘要

Improving energy efficiency has always been the prime objective of the custom and automated digital circuit design techniques. As a result, a multitude of methods to reduce power without sacrificing performance have been proposed. However, as the field of design automation has matured over the last few decades, there have been no new automated design techniques, that can provide considerable improvements in circuit power, leakage and area. Although emerging nano-devices are expected to replace the existing MOSFET devices, they are far from being as mature as semiconductor devices and their full potential and promises are many years away from being practical.;The research described in this dissertation consists of four main parts. First is a new circuit architecture of a differential threshold logic flipflop called PNAND. The PNAND gate is an edge-triggered multi-input sequential cell whose next state function is a threshold function of its inputs. Second a new approach, called hybridization, that replaces flipflops and parts of their logic cones with PNAND cells is described. The resulting hybrid circuit, which consists of conventional logic cells and PNANDs, is shown to have significantly less power consumption, smaller area, less standby power and less power variation.;Third, a new architecture of a field programmable array, called field programmable threshold logic array (FPTLA), in which the standard lookup table (LUT) is replaced by a PNAND is described. The FPTLA is shown to have as much as 50% lower energy-delay product compared to conventional FPGA using well known FPGA modeling tool called VPR.;Fourth, a novel clock skewing technique that makes use of the completion detection feature of the differential mode flipflops is described. This clock skewing method improves the area and power of the ASIC circuits by increasing slack on timing paths. An additional advantage of this method is the elimination of hold time violation on given short paths.;Several circuit design methodologies such as retiming and asynchronous circuit design can use the proposed threshold logic gate effectively. Therefore, the use of threshold logic flipflops in conventional design methodologies opens new avenues of research towards more energy-efficient circuits.
机译:能源效率一直是定制和自动化数字电路设计技术的主要目标。结果,已经提出了多种在不牺牲性能的情况下降低功率的方法。然而,随着设计自动化领域在过去的几十年中日趋成熟,没有新的自动化设计技术可以在电路功率,泄漏和面积方面提供可观的改进。尽管新兴的纳米器件有望取代现有的MOSFET器件,但它们还远没有半导体器件那么成熟,它们的全部潜力和前景距离实际应用还差很多年。本论文所描述的研究包括四个主要部分。首先是称为PNAND的差分阈值逻辑触发器的新电路架构。 PNAND门是边沿触发的多输入顺序单元,其下一个状态函数是其输入的阈值函数。其次,描述了一种称为混合的新方法,该方法用PNAND单元代替了触发器及其逻辑锥的一部分。结果表明,由常规逻辑单元和PNAND组成的混合电路具有更低的功耗,更小的面积,更少的待机功耗和更少的功率变化。第三,一种称为现场可编程门限的新型现场可编程阵列架构描述了逻辑阵列(FPTLA),其中标准查找表(LUT)被PNAND取代。与使用众所周知的FPGA建模工具VPR的传统FPGA相比,FPTLA的能耗降低了多达50%。第四,利用差分模式触发器的完成检测功能的新颖时钟偏移技术描述。这种时钟偏斜方法通过增加时序路径上的余量来改善ASIC电路的面积和功率。该方法的另一个优点是消除了给定短路径上的保持时间冲突。;诸如重定时和异步电路设计之类的几种电路设计方法可以有效地使用所提出的阈值逻辑门。因此,在常规设计方法中使用阈值逻辑触发器为更节能的电路开辟了新的研究途径。

著录项

  • 作者

    Kulkarni, Niranjan.;

  • 作者单位

    Arizona State University.;

  • 授予单位 Arizona State University.;
  • 学科 Computer science.;Electrical engineering.;Computer engineering.
  • 学位 Ph.D.
  • 年度 2015
  • 页码 197 p.
  • 总页数 197
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

  • 入库时间 2022-08-17 11:52:56

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号