首页> 外文会议>Transactions on high-performance embedded architectures and compilers IV >Hybrid Super/Subthreshold Design of a Low Power Scalable-Throughput FFT Architecture
【24h】

Hybrid Super/Subthreshold Design of a Low Power Scalable-Throughput FFT Architecture

机译:低功耗可扩展吞吐量FFT架构的混合上/下阈值设计

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

In this article, we present a parallel implementation of a 1024 point Fast Fourier Transform (FFT) operating with a subthreshold sup ply voltage, which is below the voltage that turns the transistors on and off. Even though the transistors are not actually switching as usual in this region, they are able to complete the computation by modulating the leakage current that passes through them, resulting in a 20-100x decrease in power consumption. Our hybrid FFT design partitions a sequential butterfly FFT architecture into two regions, namely memory banks and processing elements, such that the former runs in the superthreshold region and the latter in the subthreshold region. For a given through put, the number of parallel processing units and their supply voltage is determined such that the overall power consumption of the design is minimized. For a 1024 point FFT operation, our parallel design is able to deliver the same throughput as a serial design, while consuming 70% less power. We study the effectiveness of this method for a variable throughput application such as a sensor node switching between a low throughput and high throughput mode, e.g. when sensing an interesting event. We compare our method with other methods used for throughput scaling such as voltage scaling and clock scaling and find that our scal ing method will last up to three times longer on battery power. We also analyze the trade-offs involved in our method, including yield and device size issues.
机译:在本文中,我们提出了以亚阈值电源电压运行的1024点快速傅立叶变换(FFT)的并行实现,该电压低于使晶体管导通和关断的电压。即使晶体管实际上并未在该区域正常切换,它们仍能够通过调制流经它们的泄漏电流来完成计算,从而使功耗降低20-100倍。我们的混合FFT设计将顺序蝶式FFT架构划分为两个区域,即存储体和处理元件,从而前者在超阈值区域中运行,而后者在亚阈值区域中运行。对于给定的吞吐量,确定并行处理单元的数量及其电源电压,以使设计的总功耗最小。对于1024点FFT操作,我们的并行设计能够提供与串行设计相同的吞吐量,同时功耗降低70%。我们研究了这种方法在可变吞吐量应用中的有效性,例如在低吞吐量和高吞吐量模式之间切换传感器节点(例如传感器节点)。当感觉到一个有趣的事件时。我们将我们的方法与其他用于吞吐量缩放的方法(例如电压缩放和时钟缩放)进行了比较,发现我们的缩放方法在电池电量方面的使用时间最多可以延长三倍。我们还分析了我们方法所涉及的权衡因素,包括良率和器件尺寸问题。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号