首页> 外文会议>Parallel, Distributed and Network-Based Processing (PDP), 2012 20th Euromicro International Conference on >Design and Evaluation of a High Throughput QoS-Aware and Congestion-Aware Router Architecture for Network-on-Chip
【24h】

Design and Evaluation of a High Throughput QoS-Aware and Congestion-Aware Router Architecture for Network-on-Chip

机译:片上网络的高吞吐量QoS感知和拥塞感知路由器架构的设计和评估

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a novel QoS-aware and congestion-aware Network-on-Chip architecture that not only enables quality-oriented network transmission and maintains a feasible implementation cost but also well balance traffic load inside the network to enhance overall throughput. By differentiating application traffic into different service classes, bandwidth allocation is managed accordingly to fulfill QoS requirements. Incorporating with congestion control scheme which consists of dynamic arbitration and adaptive routing path selection, high priority traffic is directed to less congested areas and is given preference to available resources. Simulation results show that average latency of high priority and overall traffic is improved dramatically for various traffic patterns. Cost evaluation results also show that the proposed router architecture requires negligible cost overhead but provides better performance for both advanced mesh NoC platforms.
机译:本文提出了一种新颖的QoS感知和拥塞感知的片上网络架构,该架构不仅可以实现面向质量的网络传输并保持可行的实施成本,而且可以很好地平衡网络内部的流量负载以提高整体吞吐量。通过将应用程序流量区分为不同的服务类别,可以相应地管理带宽分配,以满足QoS要求。结合由动态仲裁和自适应路由路径选择组成的拥塞控制方案,高优先级的业务将定向到较少拥塞的区域,并优先考虑可用资源。仿真结果表明,对于各种流量模式,高优先级和总体流量的平​​均延迟得到了显着改善。成本评估结果还表明,提出的路由器体系结构所需的成本开销可忽略不计,但为两个高级网状NoC平台都提供了更好的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号