首页> 外文会议>Network and parallel computing >An Efficient Architectural Design of Hardware Interface for Heterogeneous Multi-core System
【24h】

An Efficient Architectural Design of Hardware Interface for Heterogeneous Multi-core System

机译:异构多核系统的硬件接口的高效架构设计

获取原文
获取原文并翻译 | 示例

摘要

How to manage the message passing among inter processor cores with lower overhead is a great challenge when the multi-core system is the contemporary solution to satisfy high performance and low energy demands in general and embedded computing domains. Generally speaking, the networks-on-chip connects the distributed multi-core system. It takes charge of message passing which including data and synchronization message among cores. The size of most data transmission is typically large enough that it remains strongly bandwidth-bound. The synchronization message is very small which is primarily latency bound. Thus the separated networks-on-chip are needed to transmit the above two types of message. In this paper we focus on the network for the transmission of synchronization messages. A hardware module - message passing unit (MPU) is proposed to manage the synchronization message passing for the heterogeneous multi-core system. Compared with the original single network approach, this solution reduces the run-time object scheduling and synchronization overhead effectively, thereby, improving the whole system performance.
机译:当多核系统是满足通用和嵌入式计算领域对高性能和低能耗需求的现代解决方案时,如何以较低的开销管理处理器间核之间的消息传递是一个巨大的挑战。一般来说,片上网络连接分布式多核系统。它负责消息传递,其中包括内核之间的数据和同步消息。大多数数据传输的大小通常都足够大,以至于仍保持很强的带宽约束。同步消息非常小,主要受延迟限制。因此,需要分离的片上网络来传输上述两种类型的消息。在本文中,我们专注于用于同步消息传输的网络。提出了一种硬件模块-消息传递单元(MPU),以管理异构多核系统的同步消息传递。与原始的单网络方法相比,该解决方案有效地减少了运行时对象调度和同步开销,从而提高了整个系统的性能。

著录项

  • 来源
    《Network and parallel computing》|2011年|p.313-323|共11页
  • 会议地点 Changsha(CN);Changsha(CN)
  • 作者单位

    Department of Information Science and Electronic Engineering,Zhejiang University, Hangzhou, 310027, China;

    Department of Information Science and Electronic Engineering,Zhejiang University, Hangzhou, 310027, China;

    UTStarcom Co.Ltd., Hangzhou, 310053, China;

    Department of Information Science and Electronic Engineering,Zhejiang University, Hangzhou, 310027, China;

    Department of Information Science and Electronic Engineering,Zhejiang University, Hangzhou, 310027, China;

  • 会议组织
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 计算机网络;
  • 关键词

    data flow graph (DFG); multi-core system; parallel programming.;

    机译:数据流图(DFG);多核系统;并行编程。;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号