首页> 外文会议>International Conference on Control, Automation, Communication and Energy Conservation >Design and FPGA implementation of fast variable length coder for video encoder
【24h】

Design and FPGA implementation of fast variable length coder for video encoder

机译:视频编码器快速变长编码器的设计与FPGA实现

获取原文

摘要

This paper proposes a novel implementation of one of the core processors of a video encoder, the variable length coder using single FPGA. The processor is implemented on a Xilinx Virtex - II Pro XUPVP30 FPGA. The gate count of the implementation is approximately 690,000 including an output FIFO of size 128 Kb. It can process 1600 times 1200 pixels color motion pictures in 4:2:0 format at over 30 frames per second as per MPEG-2 standard. The compression effected is about 38 and the reconstructed picture is of good quality with a PSNR values of 33 dB or more.
机译:本文提出了一种新颖的使用单个FPGA的视频编码器的核心处理器之一的新颖实现。处理器在Xilinx Virtex-II Pro Xupvp30 FPGA上实现。实现的栅极计数约为690,000,包括大小为128 kB的输出FIFO。它可以根据MPEG-2标准处理1600次1200像素颜色运动图像,以超过30帧的格式超过30帧。所做的压缩是约38,并且重建的图像具有良好的质量,PSNR值为33dB或更大。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号