首页> 外文会议>International Conference on Application-Specific Systems, Architectures and Processors >Mapping of the AES Cryptographic Algorithm on a Coarse-Grain Reconfigurable Array Processor
【24h】

Mapping of the AES Cryptographic Algorithm on a Coarse-Grain Reconfigurable Array Processor

机译:AES加密算法在粗粒可重构阵列处理器上的映射

获取原文

摘要

Coarse-Grained reconfigurable architectures are emerging as potential candidates to meet the high performance, power efficiency and flexibility needed by embedded systems. ADRES (Architecture for Dynamically Reconfigurable Embedded Systems) and its DRESC compiler offer a very promising platform for designing embedded systems targeted for different application domains. We present a procedure for mapping the widely used AES cryptographic algorithm on ADRES. A detailed explanation is shown for each of the optimizations performed in order to make better use of instruction and loop parallelism. A new intrinsic function set is proposed for speeding up the processing of the AES algorithm. The obtained simulation results are compared with experiments done on the widely known Texas Instruments DSP: TI C64x, which is considered state-of-the-art for embedded systems. Our results show that ADRES outperforms TI C64x DSP, executing the AES algorithm in one fourth of the cycles.
机译:粗粒度可重新配置的架构是潜在的候选人,以满足嵌入式系统所需的高性能,功率效率和灵活性。 ADRES(用于动态可重新配置嵌入式系统的架构)及其DRESC编译器为设计针对不同应用域的嵌入式系统提供了非常有前途的平台。我们提出了一种在Adres上映射广泛使用的AES加密算法的过程。针对执行的每个优化示出了详细说明,以便更好地使用指令和循环并行性。提出了一种新的内在功能集,用于加速AES算法的处理。将获得的仿真结果与在广泛已知的德州仪器DSP:TI C64X上进行的实验进行了比较,这被认为是嵌入式系统的最先进的。我们的结果表明,ADRES优于TI C64x DSP,在循环的四分之一执行AES算法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号