首页> 外文会议>NORCHIP Conference >A 2.5 GHz Self-Compensated, Bandwidth Tracking PLL with 0.8 ps Jitter
【24h】

A 2.5 GHz Self-Compensated, Bandwidth Tracking PLL with 0.8 ps Jitter

机译:2.5 GHz自补偿,带宽跟踪PLL,具有0.8 PS抖动

获取原文

摘要

In a conventional charge-pump based PLL design, the loop parameters such as the bandwidth, jitter performance, charge-pump current, and pull-in range among others govern the architecture and implementation details of the PLL. Different loop parameter specification change with a change in the reference frequency and in most cases requires careful re-design of some of the PLL blocks. This paper describes the implementation of a semi-digital PLL for high bandwidth applications, which is self-biased, low-power and exhibits bandwidth tracking for all reference frequencies between 40 MHz and 2.5 GHz in 65nm CMOS technology.
机译:在基于传统的电荷泵的PLL设计中,诸如带宽,抖动性能,电荷泵电流和拉入范围等环路参数控制PLL的架构和实施细节。不同的循环参数规范改变随着参考频率的变化,并且在大多数情况下需要仔细重新设计一些PLL块。本文介绍了用于高带宽应用的半数字PLL,这是自偏置,低功耗,并在65nm CMOS技术中为所有参考频率和2.5GHz之间的带宽跟踪。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号