首页> 外文会议>NORCHIP Conference >Power Efficient Arrangement of Oversampling Sigma-Delta DAC
【24h】

Power Efficient Arrangement of Oversampling Sigma-Delta DAC

机译:过采样的功率有效安排sigma-delta dac

获取原文

摘要

A hardware efficient arrangement of digital-to-analog conversion blocks is presented by segmenting digital-to-analog converter (DAC). This segmenting of DAC is done by using buss-split design of digital sigma-delta modulator (DSDM). The reduction in the word length of input to both DSDM and DAC is analyzed with respect to performance because the input word length decides the complexity of these components. We show that effective performance can be achieved from the presented hardware efficient arrangement. All conclusions are drawn based on theory and simulations.
机译:通过分割数模转换器(DAC)来提出数字到模拟转换块的硬件有效布置。 DAC的这种分段是通过使用数字Sigma-Delta调制器(DSDM)的总线分割设计来完成的。关于性能分析对DSDM和DAC的输入的单词长度的减小,因为输入字长度决定这些组件的复杂性。我们表明,可以从所提出的硬件有效安排实现有效性。所有结论都是基于理论和模拟的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号