首页> 外文会议>NORCHIP Conference >A 9-bit 50MS/s Asynchronous SAR ADC in 28nm CMOS
【24h】

A 9-bit 50MS/s Asynchronous SAR ADC in 28nm CMOS

机译:28nm CMOS中的9位50ms / s异步SAR ADC

获取原文

摘要

In this paper, a design of an asynchronous differential SAR ADC is presented. The ADC uses a dynamic two-stage comparator with a current source to improve linearity, a digital SAR control logic, bootstrapped sampling switches with body effect reduction, and a charge redistribution differential DAC with a monotonic capacitor switching procedure where the metal-metal capacitor unit is only 1fF for high power efficiency. At a sample rate of 50MS/s and a supply voltage of 1V, the 9-bit SAR ADC achieves an ENOB of 8.84 bit and consumes 45 μW, resulting in an energy efficiency of 2.01 fJ/conversion-step. The circuits are designed and simulated with parasitic models using a commercially available 28nm bulk CMOS process.
机译:本文介绍了异步差分SAR ADC的设计。 ADC采用动态两级比较器,具有电流源,以提高线性度,数字SAR控制逻辑,带有体效应减小的自动采样开关,以及带有单调电容器切换程序的电荷再分布差动DAC,其中金属 - 金属电容器单元仅为高功率效率为1FF。在50ms / s的采样率和1V的电源电压下,9位SAR ADC实现了8.84位的eNOB并消耗45μW,导致2.01 FJ /转换步骤的能量效率。使用商业上可用的28nm散装CMOS工艺设计和模拟电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号