首页> 外文会议>Reconfigurable Computing and FPGAs, 2005. ReConFig 2005. International Conference on >Real-time FPGA-based architecture for bicubic interpolation: an application for digital image scaling
【24h】

Real-time FPGA-based architecture for bicubic interpolation: an application for digital image scaling

机译:基于实时FPGA的双三次插值架构:数字图像缩放的应用

获取原文

摘要

One of the most extended algorithms for image scaling is bicubic interpolation. In this paper, a hardware architecture for bicubic interpolation (HABI) is proposed. The HABI proposed is integrated by three main blocks: the first one generates the interpolation coefficients, which implements the bicubic function to be used in HABI; the second one performs the interpolation process and the third one is a control unit that synchronizes the processing and the pipeline stages. The architecture work with monochromatic images, but it can be extended for working with RGB color images. Our design description is coded in Handel-C language and implemented on a Xilinx Virtex II Pro FPGA. The proposed system runs 10 times faster than an Intel Pentium 4-based PC at 2.4 GHz. Comparison with other related works are provided.
机译:用于图像缩放的最扩展的算法之一是双三次插值。本文提出了一种双三次插值(HABI)的硬件体系结构。提出的HABI由三个主要模块集成:第一个模块生成插值系数,该插值系数实现了在HABI中使用的双三次函数。第二个是执行插值过程,第三个是同步处理和流水线阶段的控制单元。该体系结构适用于单色图像,但可以扩展为适用于RGB彩色图像。我们的设计说明使用Handel-C语言编码,并在Xilinx Virtex II Pro FPGA上实现。拟议的系统在2.4 GHz下的运行速度比基于Intel Pentium 4的PC快10倍。提供与其他相关作品的比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号