首页> 外文会议>IEEE International Advance Computing Conference >Realization of a low power sensor node processor for Wireless Sensor Network and its VLSI implementation
【24h】

Realization of a low power sensor node processor for Wireless Sensor Network and its VLSI implementation

机译:用于无线传感器网络的低功耗传感器节点处理器的实现及其VLSI实现

获取原文

摘要

In a large Wireless Sensor Network, power efficiency of sensor node is one of the most important factor. Nowadays, WSN based solution have been used widely and is getting pervasively deployed in various applications. Long time operating capability with efficient energy management plays very important role for a sensor node. In this article, the sensor intelligence has been emerged with a low power processor model. Sensor node within a single chip has been developed and implemented on a high performance FPGA kit. Xilinx ISE 14.3 simulator has been used to design the processor model in VHDL code. An efficient sleep scheduling with a synchronized timer and algorithm to achieve optimum power efficiency has been adopted in this design. Realization up to RTL schematic level has been performed and results power efficiency of almost 90% compared to commercially available microcontroller based sensor.
机译:在大型无线传感器网络中,传感器节点的功率效率是最重要的因素之一。如今,基于WSN的解决方案已被广泛使用,并且正广泛地部署在各种应用程序中。长时间运行的能力以及有效的能源管理对于传感器节点起着非常重要的作用。在本文中,传感器智能已经出现在低功耗处理器模型中。单个芯片内的传感器节点已经在高性能FPGA套件中开发和实现。 Xilinx ISE 14.3模拟器已用于以VHDL代码设计处理器模型。此设计中采用了具有同步计时器和算法的有效睡眠调度,以实现最佳电源效率。与市售的基于微控制器的传感器相比,已经实现了高达RTL原理图水平的实现,并实现了近90%的电源效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号