首页> 外文会议>IEEE International Symposium on Circuits and Systems >DC-current-free low-power A/D converter circuitry using dynamic latch comparators with divided-capacitance voltage reference
【24h】

DC-current-free low-power A/D converter circuitry using dynamic latch comparators with divided-capacitance voltage reference

机译:无电流无电源低功耗A / D转换器电路采用动态锁存器比较器,具有划分电容电压参考

获取原文
获取外文期刊封面目录资料

摘要

We have developed a new A/D converter architecture by applying the concept of clocked-neuron-MOS circuitry. It features no DC power dissipation at any component in the A/D converter. In this architecture a comparator employs dynamic latch and the reference voltage is generated by a capacitive voltage divider configuration. As a result, all components in the A/D converter have become purely dynamic in their operation, resulting in a dramatic reduction in the power dissipation. These techniques have been combined with a flash and a two-step flash mechanism, and extremely-low-power A/D converters have been developed. Test circuits were fabricated using standard double-polysilicon CMOS process with 3 /spl mu/m rules. The basic performance has been confirmed by the measurement of test circuits as well as by HSPICE simulation.
机译:我们通过应用时钟神经元-MOS电路的概念开发了一种新的A / D转换器架构。 它在A / D转换器中的任何组件中都没有在任何组件中都有没有直流电源耗散。 在该体系结构中,比较器采用动态锁存器,并且通过电容分频器配置产生参考电压。 结果,A / D转换器中的所有组件在其操作中都变得纯度动态,导致功耗的显着降低。 这些技术与闪光灯和两步闪光机构相结合,并且已经开发出极低功耗的A / D转换器。 使用具有3 / SPL MU / M规则的标准双重多晶硅CMOS工艺制造测试电路。 通过测量测试电路以及HSPICE模拟确认了基本性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号