首页> 外文会议>International Symposium on VLSI Design, automation, and Test >Improve speed path identification with suspect path expressions
【24h】

Improve speed path identification with suspect path expressions

机译:Improve speed path identification with suspect path expressions

获取原文

摘要

Identifying speed-limiting paths is crucial for design stepping in which problematic paths are fixed or optimized so as to reach higher clock rates. Recently, using at-speed scan test patterns to identify speed-limiting paths has been reported to be a robust and effective solution. In this paper, we propose a systematic approach to find suspect path expressions (SPE) that explain the observed failing and passing bits during at-speed scan testing. These expressions contain comprehensive information, including (1) the pass/fail requirement on each involved path, and (2) the required AND/OR relationships among the involved paths. SPE's can be used to reduce the speed-limiting path suspect set or guide diagnostic pattern generation for further suspect reduction.
机译:识别限速路径对于设计步进至关重要,在设计步进中,有问题的路径被固定或优化,以达到更高的时钟速率。最近,据报道,使用高速扫描测试模式来识别限速路径是一种稳健而有效的解决方案。在本文中,我们提出了一种系统的方法来寻找可疑路径表达式(SPE),以解释在高速扫描测试期间观察到的失败和通过位。这些表达式包含全面的信息,包括(1)每个相关路径上的通过/失败要求,以及(2)相关路径之间的要求和/或关系。SPE可用于减少限速路径可疑设置或指导诊断模式生成,以进一步减少可疑设置。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号