首页> 外文会议>2010 12th Electronics Packaging Technology Conference >Thermal modeling and simulation of a package-on-package embedded micro wafer level package (EMWLP) structure at the package and system-level
【24h】

Thermal modeling and simulation of a package-on-package embedded micro wafer level package (EMWLP) structure at the package and system-level

机译:封装和系统级的封装级嵌入式微晶圆级封装(EMWLP)结构的热建模和仿真

获取原文

摘要

In the embedded wafer-level packaging field, the embedded micro wafer level package (EMWLP) technology leverages on fan-out redistribution connections, keeping the reliance on wire-bonding and flip-chip bump connections to a minimum, thus streamlining the packaging process. As the embedded micro wafer level packaging (EMWLP) technology evolves to capitalize on package-on-package (POP) technology, this study''s parametric thermal modeling focuses on analyzing the thermal impact of increased density in a low thermal conductivity packaging material. The package design in this work has the following specifications: the memory EMWLP (die size: 7×7×0.2mm) on logic EMWLP structure (die size : 8×8×0.2mm), sized 12×12×0.9mm in total. The POP structure, furthermore, incorporates through-mold-interconnects (TMI) in the bottom logic package to provide short electrical connection from the top package to the board level. The impact on multi-package thermal resistance is then studied as the following parameters vary: power dissipation (in both packages); mold conductivity; number of TMIs; number of solder ball connections; inclusion and size of an interpackage heatslug; inclusion and thermal conductivity of a top heatspreader. The thermal management of the dies are also studied based on the above measures and was found to accommodate under 4W of total POP power. Finally, simulation results for a general system-level thermal modeling of the EMWLP POP in a cellphone scenario are also conducted with passive thermal management solutions proposed.
机译:在嵌入式晶圆级封装领域,嵌入式微晶圆级封装(EMWLP)技术利用扇出重新分布连接,将对引线键合和倒装芯片凸点连接的依赖降至最低,从而简化了封装过程。随着嵌入式微晶圆级封装(EMWLP)技术的发展以利用封装上封装(POP)技术,本研究的参数热建模重点在于分析低导热率封装材料中密度增加的热影响。这项工作中的封装设计具有以下规格:逻辑EMWLP结构上的存储器EMWLP(芯片尺寸:7×7×0.2mm)(芯片尺寸:8×8×0.2mm),总尺寸为12×12×0.9mm 。此外,POP结构在底部逻辑封装中集成了模铸互连(TMI),以提供从顶部封装到板级的短电连接。然后研究以下参数变化对多封装热阻的影响:功耗(在两个封装中);模具导电性TMI数量;焊球连接数;封装间散热片的内含物和尺寸;顶部散热器的夹杂物和导热系数。还基于上述措施对模具的热管理进行了研究,发现它们可适应总POP功率低于4W的情况。最后,还通过提出的被动热管理解决方案对手机情景中的EMWLP POP进行了常规系统级热建模的仿真结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号