首页> 外文会议>2010 17th IEEE International Conference on Electronics, Circuits, and Systems >Digital cochlea model implementation using Xilinx XC3S500E Spartan-3E FPGA
【24h】

Digital cochlea model implementation using Xilinx XC3S500E Spartan-3E FPGA

机译:使用Xilinx XC3S500E Spartan-3E FPGA的数字耳蜗模型实现

获取原文

摘要

An FPGA-based design of an electronic cochlear model is presented with the target FPGA being the Xilinx XC3S500E from the Spartan-3E family of devices. The design adopted consists of the traditional cascade of 2nd order IIR low-pass filter stages tuned at frequencies following an exponential distribution, covering the human auditory range from 20 Hz to 20 KHz. Filter stages within the implementation employ dual fixed-point arithmetic and make use of the FPGA's dedicated on-board hardware multiplier blocks for their computations. Such an approach for the implementation of the filters' transfer function leads to the use of a time-division multiplexed scheme for the realization of the 24-stage filter chain designed, in view of limited FPGA hardware resources. Furthermore, a design for an ADC interface module using the Spartan-3E Starter Kit Board's analogue capture circuit is presented to feed audio signals to the model.
机译:提出了一种基于FPGA的电子耳蜗模型设计,目标FPGA是Spartan-3E系列器件的Xilinx XC3S500E。采用的设计包括传统的2阶IIR低通滤波器级联,其级次遵循指数分布的频率进行调谐,覆盖了从20 Hz到20 KHz的人类听觉范围。实现中的滤波器级采用双重定点算法,并利用FPGA专用的板载硬件乘法器模块进行计算。鉴于有限的FPGA硬件资源,这种实现滤波器传递函数的方法导致使用时分多路复用方案来实现所设计的24级滤波器链。此外,提出了一种使用Spartan-3E入门工具包板的模拟捕获电路的ADC接口模块的设计,以将音频信号馈送到模型。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号