【24h】

A high-speed, ROM-less DDFS for software defined radio system

机译:用于软件无线电系统的高速,无ROM DDFS

获取原文

摘要

A recent trend in the research of ROM-less DDFS architecture, which is endowed with high speed, low power and high SFDR features and will generate the sine or cosine waveforms within a broad frequency range. In this work one high-speed, low-power, and low-latency pipelined ROM-less DDFS has been proposed and implemented in Xilinx Virtex-II Pro FPGA. The proposed ROM-less DDFS design has 32 bit phase input and 16 bit amplitude resolution with maximum amplitude error of 1.5×10−4. The FPGA implementation of the proposed design has an SFDR of −94.3 dBc and maximum operation frequency of 276 MHz by consuming only 22 K gate and 1.05 mW/MHz power. The high speed of operation and low power makes the propose design suitable for the use in communication transceiver for the up and down conversion.
机译:无ROM DDFS体系结构研究的最新趋势是,该体系结构具有高速,低功耗和高SFDR特性,并将在很宽的频率范围内生成正弦或余弦波形。在这项工作中,已提出并在Xilinx Virtex-II Pro FPGA中实现了一种高速,低功耗和低延迟的流水线无ROM DDFS。所提出的无ROM DDFS设计具有32位相位输入和16位幅度分辨率,最大幅度误差为1.5×10 -4 。通过仅消耗22 K的门和1.05 mW / MHz的功率,该拟议设计的FPGA实现具有-94.3 dBc的SFDR和276 MHz的最大工作频率。高速的操作和低功耗使所提出的设计适合用于通信收发器中的上转换和下转换。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号