首页> 外文会议>IEEE International Conference on RFID >A low-power dual-clock strategy for digital circuits of EPC Gen2 RFID tag
【24h】

A low-power dual-clock strategy for digital circuits of EPC Gen2 RFID tag

机译:EPC Gen2 RFID标签数字电路的低功耗双时钟策略

获取原文

摘要

Power consumption is critical to the performance of EPC Gen2 RFID tags. System clock frequency of tags should be as low as possible to reduce the power consumption and still conform to the protocol. This paper analyses the impact of different clock strategies on digital circuits of EPC Gen2 tag. An error shift approach is proposed to reduce the backscatter link frequency (BLF) errors. A dual-clock strategy with both 1.28 and 2.56 MHz clocks for the digital circuits is developed. Compared with the 1.92 MHz unitary-clock strategy, the dual-clock strategy offers larger decoding margins and BLF margins, consumes 5.66% to 9.44% less power estimated in CMOS 0.18 mum technologies, and fully conforms to the EPC Gen2 protocol as well.
机译:功耗对于EPC Gen2 RFID标签的性能至关重要。标签的系统时钟频率应尽可能低,以减少功耗并仍然符合协议。本文分析了不同时钟策略对EPC Gen2标签数字电路的影响。提出了一种误差移位方法来减少反向散射链路频率(BLF)误差。开发了一种双时钟策略,其数字电路的时钟频率为1.28 MHz和2.56 MHz。与1.92 MHz单一时钟策略相比,双时钟策略提供了更大的解码余量和BLF余量,在CMOS 0.18妈妈技术中估计功耗降低了5.66%至9.44%,并且还完全符合EPC Gen2协议。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号