首页> 外文会议>Field-Programmable Technology (FPT), 2003. Proceedings. 2003 IEEE International Conference on >Parallel image processing field programmable gate array for real time image processing system
【24h】

Parallel image processing field programmable gate array for real time image processing system

机译:实时图像处理系统的并行图像处理现场可编程门阵列

获取原文

摘要

A parallel images processing field programmable gate array (FPGA) for real time image processing system has been proposed to realize high image processing speed and flexibility. This FPGA has a small size configuration memory. In addition, a parallel reconfigurable interconnection network and logic blocks have been used in this FPGA. A test chip was designed and fabricated using 0.35 /spl mu/m CMOS technology. It was confirmed in the test chip that the reconfiguration of the image processing is successfully performed.
机译:为了实现高图像处理速度和灵活性,已经提出了用于实时图像处理系统的并行图像处理现场可编程门阵列(FPGA)。该FPGA具有较小的配置存储器。此外,该FPGA中使用了并行的可重配置互连网络和逻辑模块。测试芯片是使用0.35 / spl mu / m CMOS技术设计和制造的。在测试芯片中确认成功完成了图像处理的重新配置。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号